資料介紹
IEEE Standard Verilog Hardware Description Language
(This introduction is not part of IEEE Std 1364-2001, IEEE Standard Verilog
?
Hardware Description Language.)
The Verilog
¤
Hardware Description Language (Verilog HDL) became an IEEE standard in 1995 as IEEE
Std 1364-1995. It was designed to be simple, intuitive, and effective at multiple levels of abstraction in a
standard textual format for a variety of design tools, including verification simulation, timing analysis, test
analysis, and synthesis. It is because of these rich features that Verilog has been accepted to be the language
of choice by an overwhelming number of IC designers.
Verilog contains a rich set of built-in primitives, including logic gates, user-definable primitives, switches,
and wired logic. It also has device pin-to-pin delays and timing checks. The mixing of abstract levels is
essentially provided by the semantics of two data types: nets and variables. Continuous assignments, in
which expressions of both variables and nets can continuously drive values onto nets, provide the basic
structural construct. Procedural assignments, in which the results of calculations involving variable and net
values can be stored into variables, provide the basic behavioral construct. A design consists of a set of modules,
each of which has an I/O interface, and a description of its function, which can be structural, behavioral,
or a mix. These modules are formed into a hierarchy and are interconnected with nets.
The Verilog language is extensible via the Programming Language Interface (PLI) and the Verilog Procedural
Interface (VPI) routines. The PLI/VPI is a collection of routines that allows foreign functions to access
information contained in a Verilog HDL description of the design and facilitates dynamic interaction with
simulation. Applications of PLI/VPI include connecting to a Verilog HDL simulator with other simulation
and CAD systems, customized debugging tasks, delay calculators, and annotators.
The language that influenced Verilog HDL the most was HILO-2, which was developed at Brunel University
in England under a contract to produce a test generation system for the British Ministry of Defense.
HILO-2 successfully combined the gate and register transfer levels of abstraction and supported verification
simulation, timing analysis, fault simulation, and test generation.
In 1990, Cadence Design Systems placed the Verilog HDL into the public domain and the independent Open
Verilog International (OVI) was formed to manage and promote Verilog HDL. In 1992, the Board of Directors
of OVI began an effort to establish Verilog HDL as an IEEE standard. In 1993, the first IEEE Working
Group was formed and after 18 months of focused efforts Verilog became an IEEE standard as IEEE Std
1364-1995.
After the standardization process was complete the 1364 Working Group started looking for feedback from
1364 users worldwide so the standard could be enhanced and modified accordingly. This led to a five year
effort to get a much better Verilog standard in IEEE Std 1364-2001.
掃碼添加小助手
加入工程師交流群
- IEEE Verilog硬件描述語言標準 4次下載
- IEEE Standard for Verilog Hardwa 59次下載
- The Verilog Hardware Description Language 0次下載
- Verilog的數(shù)字系統(tǒng)設計(2007年新版) 0次下載
- Verilog Digital System Design 0次下載
- Verilog手冊的公眾責任 0次下載
- The Verilog PLI Handbook 0次下載
- IEEE標準Verilog硬件描述語言 0次下載
- The Verilog Hardware Descripti
- IEEE Std 1364-2001 Standard
- IEEE Standard VHDL Language Re
- IEEE Std 1076-2002 Standard
- ieee std 1364-2001 pdf 標準下載
- IEEE Std 1386-2001/IEEE Std 13
- ieee 802.16 standard (標準)
- 一文詳解Verilog HDL 4k次閱讀
- Verilog 與 ASIC 設計的關系 Verilog 代碼優(yōu)化技巧 1.5k次閱讀
- Verilog 測試平臺設計方法 Verilog FPGA開發(fā)指南 1.6k次閱讀
- Verilog與VHDL的比較 Verilog HDL編程技巧 2.9k次閱讀
- 如何自動生成verilog代碼 1.7k次閱讀
- 全新的硬件配置工具Vector Hardware Manager 7.1k次閱讀
- Verilog的程序框架案例 1.9k次閱讀
- Verilog系統(tǒng)函數(shù)和邊沿檢測 3.2k次閱讀
- Verilog HDL和VHDL的區(qū)別 1.5w次閱讀
- 關于Verilog語言標準層次問題 5.4k次閱讀
- verilog是什么_verilog的用途和特征是什么 4.7w次閱讀
- 關于verilog的學習經(jīng)驗簡單分享 3.2k次閱讀
- vhdl和verilog的區(qū)別_vhdl和verilog哪個好? 12.5w次閱讀
- verilog語言基本語句_verilog語言詞匯大全 9.6w次閱讀
- 初學者學習Verilog HDL的步驟和經(jīng)驗技巧 3.7w次閱讀
下載排行
本周
- 1MDD品牌三極管MMBT3906數(shù)據(jù)手冊
- 2.33 MB | 次下載 | 免費
- 2MDD品牌三極管S9012數(shù)據(jù)手冊
- 2.62 MB | 次下載 | 免費
- 3聯(lián)想flex2-14D/15D說明書
- 4.92 MB | 次下載 | 免費
- 4收音環(huán)繞擴音機 AVR-1507手冊
- 2.50 MB | 次下載 | 免費
- 524Pin Type-C連接器設計報告
- 1.06 MB | 次下載 | 免費
- 6新一代網(wǎng)絡可視化(NPB 2.0)
- 3.40 MB | 次下載 | 免費
- 7MS1000TA 超聲波測量模擬前端芯片技術手冊
- 0.60 MB | 次下載 | 免費
- 8MS1022高精度時間測量(TDC)電路數(shù)據(jù)手冊
- 1.81 MB | 次下載 | 免費
本月
- 1愛華AIWA HS-J202維修手冊
- 3.34 MB | 37次下載 | 免費
- 2PC5502負載均流控制電路數(shù)據(jù)手冊
- 1.63 MB | 23次下載 | 免費
- 3NB-IoT芯片廠商的資料說明
- 0.31 MB | 22次下載 | 1 積分
- 4H110主板CPU PWM芯片ISL95858HRZ-T核心供電電路圖資料
- 0.63 MB | 6次下載 | 1 積分
- 5UWB653Pro USB口測距通信定位模塊規(guī)格書
- 838.47 KB | 5次下載 | 免費
- 6技嘉H110主板IT8628E_BX IO電路圖資料
- 2.61 MB | 4次下載 | 1 積分
- 7蘇泊爾DCL6907(即CHK-S007)單芯片電磁爐原理圖資料
- 0.04 MB | 4次下載 | 1 積分
- 8100W準諧振反激式恒流電源電路圖資料
- 0.09 MB | 2次下載 | 1 積分
總榜
- 1matlab軟件下載入口
- 未知 | 935137次下載 | 10 積分
- 2開源硬件-PMP21529.1-4 開關降壓/升壓雙向直流/直流轉換器 PCB layout 設計
- 1.48MB | 420064次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233089次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費下載
- 340992 | 191439次下載 | 10 積分
- 5十天學會AVR單片機與C語言視頻教程 下載
- 158M | 183353次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81602次下載 | 10 積分
- 7Keil工具MDK-Arm免費下載
- 0.02 MB | 73822次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65991次下載 | 10 積分
電子發(fā)燒友App





創(chuàng)作
發(fā)文章
發(fā)帖
提問
發(fā)資料
發(fā)視頻
上傳資料賺積分
評論